mirror of
				git://git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git
				synced 2025-09-04 20:19:47 +08:00 
			
		
		
		
	 043248cd4e
			
		
	
	
		043248cd4e
		
	
	
	
	
		
			
			Device tree contents continue to be the largest branches we submit. This
 time around, some of the contents worth pointing out is:
 
 - New SoC platforms:
   - Freescale i.MX 7Solo
   - Broadcom BCM23550
   - Cirrus Logic EP7209 and EP7211 (clps711x platforms)_
   - Hisilicon HI3519
   - Renesas R8A7792
 
 Some of the other delta that is sticking out, line-count wise:
  - Exynos moves of IP blocks under an SoC bus, which causes a large delta due
    to indentation changes
  - A new Tegra K1 board: Apalis
  - A bunch of small updates to many Allwinner platforms; new hardware support,
    some cleanup, etc.
 -----BEGIN PGP SIGNATURE-----
 Version: GnuPG v1
 
 iQIcBAABAgAGBQJXnnckAAoJEIwa5zzehBx3Ss0P/1hp+n8DMuNCHReof8u2D3xf
 pi9t5vNzfODMq/YrDT3bzQ3txoEZISt+ztEFku26BUywCZbeIEx+XLPewVEj0ODc
 tpWKmW2xNZDIwn2eHRrBD5Y8gJugAnwgwBh9SqfcM8Wtdt2qc7edBvcxLhsiCTuV
 pKPxPoJkan/BMR3vBMfoLIx/+aDcZJgpzUkRRuyLod17JdQ0tnMECu5UPrk6Yun8
 IjDcJTcwZlpZ9gvtBhxyGUENOPtmGH2ZvZuBPisr7Mwih4mDNJJ/9YrnsdfdYWaf
 WAysPGXYMfQy9jMiAC1cBm+jeIPvbIeZpYRzPt3vlFKAHpAZG1sp+r7SLfrT9e7x
 7La/QPNVLMsKTjGMW82/qRzOXBed3htk9v2YPIHQubFIOOz2mXqwSPXCqUHuYKeU
 eqzedvm0FGoeJbYTzpYyRAWU9OQtazOR+WAI8PrZiN4tdaxvYT2F5JJCMztYIoeq
 SJdPUbWTsYxkc/Kj1FagW0LOydO40Aif53JbfrabnzcRYlWsxqQfaSsP8J8G4QDq
 zXZvbt0IMan2B52X7AysDF8Zq4Ti8dVijvA7XNl7b5HFBrRpbOt9Tdhl/4zRiW14
 Y16VswnIR+9qPhtSXiSkdOwB/0cAI6XEiBTgRunYccakGDUfLOEpIVqJJ1zGNHpl
 hqJum3pAMW8i5JX8vl8J
 =C4NU
 -----END PGP SIGNATURE-----
Merge tag 'armsoc-dt' of git://git.kernel.org/pub/scm/linux/kernel/git/arm/arm-soc
Pull ARM DT updates from Olof Johansson:
 "Device tree contents continue to be the largest branches we submit.
  This time around, some of the contents worth pointing out is:
  New SoC platforms:
   - Freescale i.MX 7Solo
   - Broadcom BCM23550
   - Cirrus Logic EP7209 and EP7211 (clps711x platforms)_
   - Hisilicon HI3519
   - Renesas R8A7792
  Some of the other delta that is sticking out, line-count wise:
   - Exynos moves of IP blocks under an SoC bus, which causes a large
     delta due to indentation changes
   - a new Tegra K1 board: Apalis
   - a bunch of small updates to many Allwinner platforms; new hardware
     support, some cleanup, etc"
* tag 'armsoc-dt' of git://git.kernel.org/pub/scm/linux/kernel/git/arm/arm-soc: (426 commits)
  ARM: dts: sun8i: Add dts file for inet86dz board
  ARM: dts: sun8i: Add dts file for Polaroid MID2407PXE03 tablet
  ARM: dts: sun8i: Use sun8i-reference-design-tablet for ga10h dts
  ARM: dts: sun8i: Use sun8i-reference-design-tablet for polaroid mid2809pxe04
  ARM: dts: sun8i: reference-design-tablet: Add drivevbus-supply
  ARM: dts: Copy sun8i-q8-common.dtsi sun8i-reference-design-tablet.dtsi
  ARM: dts: sun5i: Use sun5i-reference-design-tablet.dtsi for utoo p66 dts
  ARM: dts: sun5i: Use sun5i-reference-design-tablet.dtsi for dit4350 dts
  ARM: dts: sun5i: reference-design-tablet: Remove mention of q8
  ARM: dts: sun5i: reference-design-tablet: Set lradc vref to avcc
  ARM: dts: sun5i: Rename sun5i-q8-common.dtsi sun5i-reference-design-tablet.dtsi
  ARM: dts: sun5i: Move q8 display bits to sun5i-a13-q8-tablet.dts
  ARM: dts: sunxi: Rename sunxi-q8-common.dtsi sunxi-reference-design-tablet.dtsi
  ARM: dts: at91: Don't build unnecessary dtbs
  ARM: dts: at91: sama5d3x: separate motherboard gmac and emac definitions
  ARM: dts: at91: at91sam9g25ek: fix isi endpoint node
  ARM: dts: at91: move isi definition to at91sam9g25ek
  ARM: dts: at91: fix i2c-gpio node name
  ARM: dts: at91: vinco: fix regulator name
  ARM: dts: at91: ariag25 : fix onewire node
  ...
		
	
			
		
			
				
	
	
		
			274 lines
		
	
	
		
			7.0 KiB
		
	
	
	
		
			Plaintext
		
	
	
	
	
	
			
		
		
	
	
			274 lines
		
	
	
		
			7.0 KiB
		
	
	
	
		
			Plaintext
		
	
	
	
	
	
| /*
 | |
|  * Copyright (c) 2015, The Linux Foundation. All rights reserved.
 | |
|  *
 | |
|  * This program is free software; you can redistribute it and/or modify
 | |
|  * it under the terms of the GNU General Public License version 2 and
 | |
|  * only version 2 as published by the Free Software Foundation.
 | |
|  *
 | |
|  * This program is distributed in the hope that it will be useful,
 | |
|  * but WITHOUT ANY WARRANTY; without even the implied warranty of
 | |
|  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 | |
|  * GNU General Public License for more details.
 | |
|  */
 | |
| 
 | |
| /dts-v1/;
 | |
| 
 | |
| #include "skeleton.dtsi"
 | |
| #include <dt-bindings/clock/qcom,gcc-ipq4019.h>
 | |
| #include <dt-bindings/interrupt-controller/arm-gic.h>
 | |
| #include <dt-bindings/interrupt-controller/irq.h>
 | |
| 
 | |
| / {
 | |
| 	model = "Qualcomm Technologies, Inc. IPQ4019";
 | |
| 	compatible = "qcom,ipq4019";
 | |
| 	interrupt-parent = <&intc>;
 | |
| 
 | |
| 	aliases {
 | |
| 		spi0 = &spi_0;
 | |
| 		i2c0 = &i2c_0;
 | |
| 	};
 | |
| 
 | |
| 	cpus {
 | |
| 		#address-cells = <1>;
 | |
| 		#size-cells = <0>;
 | |
| 		cpu@0 {
 | |
| 			device_type = "cpu";
 | |
| 			compatible = "arm,cortex-a7";
 | |
| 			enable-method = "qcom,kpss-acc-v1";
 | |
| 			qcom,acc = <&acc0>;
 | |
| 			qcom,saw = <&saw0>;
 | |
| 			reg = <0x0>;
 | |
| 			clocks = <&gcc GCC_APPS_CLK_SRC>;
 | |
| 			clock-frequency = <0>;
 | |
| 			operating-points = <
 | |
| 				/* kHz	uV (fixed) */
 | |
| 				48000	1100000
 | |
| 				200000	1100000
 | |
| 				500000	1100000
 | |
| 				666000	1100000
 | |
| 			>;
 | |
| 			clock-latency = <256000>;
 | |
| 		};
 | |
| 
 | |
| 		cpu@1 {
 | |
| 			device_type = "cpu";
 | |
| 			compatible = "arm,cortex-a7";
 | |
| 			enable-method = "qcom,kpss-acc-v1";
 | |
| 			qcom,acc = <&acc1>;
 | |
| 			qcom,saw = <&saw1>;
 | |
| 			reg = <0x1>;
 | |
| 			clocks = <&gcc GCC_APPS_CLK_SRC>;
 | |
| 			clock-frequency = <0>;
 | |
| 		};
 | |
| 
 | |
| 		cpu@2 {
 | |
| 			device_type = "cpu";
 | |
| 			compatible = "arm,cortex-a7";
 | |
| 			enable-method = "qcom,kpss-acc-v1";
 | |
| 			qcom,acc = <&acc2>;
 | |
| 			qcom,saw = <&saw2>;
 | |
| 			reg = <0x2>;
 | |
| 			clocks = <&gcc GCC_APPS_CLK_SRC>;
 | |
| 			clock-frequency = <0>;
 | |
| 		};
 | |
| 
 | |
| 		cpu@3 {
 | |
| 			device_type = "cpu";
 | |
| 			compatible = "arm,cortex-a7";
 | |
| 			enable-method = "qcom,kpss-acc-v1";
 | |
| 			qcom,acc = <&acc3>;
 | |
| 			qcom,saw = <&saw3>;
 | |
| 			reg = <0x3>;
 | |
| 			clocks = <&gcc GCC_APPS_CLK_SRC>;
 | |
| 			clock-frequency = <0>;
 | |
| 		};
 | |
| 	};
 | |
| 
 | |
| 	pmu {
 | |
| 		compatible = "arm,cortex-a7-pmu";
 | |
| 		interrupts = <GIC_PPI 7 (GIC_CPU_MASK_SIMPLE(4) |
 | |
| 					 IRQ_TYPE_LEVEL_HIGH)>;
 | |
| 	};
 | |
| 
 | |
| 	clocks {
 | |
| 		sleep_clk: sleep_clk {
 | |
| 			compatible = "fixed-clock";
 | |
| 			clock-frequency = <32768>;
 | |
| 			#clock-cells = <0>;
 | |
| 		};
 | |
| 	};
 | |
| 
 | |
| 	soc {
 | |
| 		#address-cells = <1>;
 | |
| 		#size-cells = <1>;
 | |
| 		ranges;
 | |
| 		compatible = "simple-bus";
 | |
| 
 | |
| 		intc: interrupt-controller@b000000 {
 | |
| 			compatible = "qcom,msm-qgic2";
 | |
| 			interrupt-controller;
 | |
| 			#interrupt-cells = <3>;
 | |
| 			reg = <0x0b000000 0x1000>,
 | |
| 			<0x0b002000 0x1000>;
 | |
| 		};
 | |
| 
 | |
| 		gcc: clock-controller@1800000 {
 | |
| 			compatible = "qcom,gcc-ipq4019";
 | |
| 			#clock-cells = <1>;
 | |
| 			#reset-cells = <1>;
 | |
| 			reg = <0x1800000 0x60000>;
 | |
| 		};
 | |
| 
 | |
| 		tlmm: pinctrl@0x01000000 {
 | |
| 			compatible = "qcom,ipq4019-pinctrl";
 | |
| 			reg = <0x01000000 0x300000>;
 | |
| 			gpio-controller;
 | |
| 			#gpio-cells = <2>;
 | |
| 			interrupt-controller;
 | |
| 			#interrupt-cells = <2>;
 | |
| 			interrupts = <0 208 0>;
 | |
| 		};
 | |
| 
 | |
| 		blsp_dma: dma@7884000 {
 | |
| 			compatible = "qcom,bam-v1.7.0";
 | |
| 			reg = <0x07884000 0x23000>;
 | |
| 			interrupts = <GIC_SPI 238 IRQ_TYPE_NONE>;
 | |
| 			clocks = <&gcc GCC_BLSP1_AHB_CLK>;
 | |
| 			clock-names = "bam_clk";
 | |
| 			#dma-cells = <1>;
 | |
| 			qcom,ee = <0>;
 | |
| 			status = "disabled";
 | |
| 		};
 | |
| 
 | |
| 		spi_0: spi@78b5000 {
 | |
| 			compatible = "qcom,spi-qup-v2.2.1";
 | |
| 			reg = <0x78b5000 0x600>;
 | |
| 			interrupts = <GIC_SPI 95 IRQ_TYPE_LEVEL_HIGH>;
 | |
| 			clocks = <&gcc GCC_BLSP1_QUP1_SPI_APPS_CLK>,
 | |
| 				 <&gcc GCC_BLSP1_AHB_CLK>;
 | |
| 			clock-names = "core", "iface";
 | |
| 			#address-cells = <1>;
 | |
| 			#size-cells = <0>;
 | |
| 			status = "disabled";
 | |
| 		};
 | |
| 
 | |
| 		i2c_0: i2c@78b7000 {
 | |
| 			compatible = "qcom,i2c-qup-v2.2.1";
 | |
| 			reg = <0x78b7000 0x6000>;
 | |
| 			interrupts = <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>;
 | |
| 			clocks = <&gcc GCC_BLSP1_AHB_CLK>,
 | |
| 				 <&gcc GCC_BLSP1_QUP2_I2C_APPS_CLK>;
 | |
| 			clock-names = "iface", "core";
 | |
| 			#address-cells = <1>;
 | |
| 			#size-cells = <0>;
 | |
| 			status = "disabled";
 | |
| 		};
 | |
| 
 | |
| 
 | |
| 		cryptobam: dma@8e04000 {
 | |
| 			compatible = "qcom,bam-v1.7.0";
 | |
| 			reg = <0x08e04000 0x20000>;
 | |
| 			interrupts = <GIC_SPI 207 0>;
 | |
| 			clocks = <&gcc GCC_CRYPTO_AHB_CLK>;
 | |
| 			clock-names = "bam_clk";
 | |
| 			#dma-cells = <1>;
 | |
| 			qcom,ee = <1>;
 | |
| 			qcom,controlled-remotely;
 | |
| 			status = "disabled";
 | |
| 		};
 | |
| 
 | |
| 		crypto@8e3a000 {
 | |
| 			compatible = "qcom,crypto-v5.1";
 | |
| 			reg = <0x08e3a000 0x6000>;
 | |
| 			clocks = <&gcc GCC_CRYPTO_AHB_CLK>,
 | |
| 				 <&gcc GCC_CRYPTO_AXI_CLK>,
 | |
| 				 <&gcc GCC_CRYPTO_CLK>;
 | |
| 			clock-names = "iface", "bus", "core";
 | |
| 			dmas = <&cryptobam 2>, <&cryptobam 3>;
 | |
| 			dma-names = "rx", "tx";
 | |
| 			status = "disabled";
 | |
| 		};
 | |
| 
 | |
|                 acc0: clock-controller@b088000 {
 | |
|                         compatible = "qcom,kpss-acc-v1";
 | |
|                         reg = <0x0b088000 0x1000>, <0xb008000 0x1000>;
 | |
|                 };
 | |
| 
 | |
|                 acc1: clock-controller@b098000 {
 | |
|                         compatible = "qcom,kpss-acc-v1";
 | |
|                         reg = <0x0b098000 0x1000>, <0xb008000 0x1000>;
 | |
|                 };
 | |
| 
 | |
|                 acc2: clock-controller@b0a8000 {
 | |
|                         compatible = "qcom,kpss-acc-v1";
 | |
|                         reg = <0x0b0a8000 0x1000>, <0xb008000 0x1000>;
 | |
|                 };
 | |
| 
 | |
|                 acc3: clock-controller@b0b8000 {
 | |
|                         compatible = "qcom,kpss-acc-v1";
 | |
|                         reg = <0x0b0b8000 0x1000>, <0xb008000 0x1000>;
 | |
|                 };
 | |
| 
 | |
|                 saw0: regulator@b089000 {
 | |
|                         compatible = "qcom,saw2";
 | |
|                         reg = <0x02089000 0x1000>, <0x0b009000 0x1000>;
 | |
|                         regulator;
 | |
|                 };
 | |
| 
 | |
|                 saw1: regulator@b099000 {
 | |
|                         compatible = "qcom,saw2";
 | |
|                         reg = <0x0b099000 0x1000>, <0x0b009000 0x1000>;
 | |
|                         regulator;
 | |
|                 };
 | |
| 
 | |
|                 saw2: regulator@b0a9000 {
 | |
|                         compatible = "qcom,saw2";
 | |
|                         reg = <0x0b0a9000 0x1000>, <0x0b009000 0x1000>;
 | |
|                         regulator;
 | |
|                 };
 | |
| 
 | |
|                 saw3: regulator@b0b9000 {
 | |
|                         compatible = "qcom,saw2";
 | |
|                         reg = <0x0b0b9000 0x1000>, <0x0b009000 0x1000>;
 | |
|                         regulator;
 | |
|                 };
 | |
| 
 | |
| 		serial@78af000 {
 | |
| 			compatible = "qcom,msm-uartdm-v1.4", "qcom,msm-uartdm";
 | |
| 			reg = <0x78af000 0x200>;
 | |
| 			interrupts = <0 107 0>;
 | |
| 			status = "disabled";
 | |
| 			clocks = <&gcc GCC_BLSP1_UART1_APPS_CLK>,
 | |
| 				<&gcc GCC_BLSP1_AHB_CLK>;
 | |
| 			clock-names = "core", "iface";
 | |
| 			dmas = <&blsp_dma 1>, <&blsp_dma 0>;
 | |
| 			dma-names = "rx", "tx";
 | |
| 		};
 | |
| 
 | |
| 		serial@78b0000 {
 | |
| 			compatible = "qcom,msm-uartdm-v1.4", "qcom,msm-uartdm";
 | |
| 			reg = <0x78b0000 0x200>;
 | |
| 			interrupts = <0 108 0>;
 | |
| 			status = "disabled";
 | |
| 			clocks = <&gcc GCC_BLSP1_UART2_APPS_CLK>,
 | |
| 				<&gcc GCC_BLSP1_AHB_CLK>;
 | |
| 			clock-names = "core", "iface";
 | |
| 			dmas = <&blsp_dma 3>, <&blsp_dma 2>;
 | |
| 			dma-names = "rx", "tx";
 | |
| 		};
 | |
| 
 | |
| 		watchdog@b017000 {
 | |
| 			compatible = "qcom,kpss-wdt", "qcom,kpss-wdt-ipq4019";
 | |
| 			reg = <0xb017000 0x40>;
 | |
| 			clocks = <&sleep_clk>;
 | |
| 			timeout-sec = <10>;
 | |
| 			status = "disabled";
 | |
| 		};
 | |
| 
 | |
| 		restart@4ab000 {
 | |
| 			compatible = "qcom,pshold";
 | |
| 			reg = <0x4ab000 0x4>;
 | |
| 		};
 | |
| 	};
 | |
| };
 |