mirror of
				git://git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git
				synced 2025-09-04 20:19:47 +08:00 
			
		
		
		
	 2e0cc4d48b
			
		
	
	
		2e0cc4d48b
		
	
	
	
	
		
			
			what changed: 1)provide new implementation interface for the rlcg access path 2)put SQ_CMD/SQ_IND_INDEX to GFX9 RLCG path to let debugfs's reg_op function can access reg that need RLCG path help now even debugfs's reg_op can used to dump wave. tested-by: Monk Liu <monk.liu@amd.com> tested-by: Zhou pengju <pengju.zhou@amd.com> Signed-off-by: Zhou pengju <pengju.zhou@amd.com> Signed-off-by: Monk Liu <Monk.Liu@amd.com> Reviewed-by: Emily Deng <Emily.Deng@amd.com> Signed-off-by: Alex Deucher <alexander.deucher@amd.com>
		
			
				
	
	
		
			130 lines
		
	
	
		
			5.1 KiB
		
	
	
	
		
			C
		
	
	
	
	
	
			
		
		
	
	
			130 lines
		
	
	
		
			5.1 KiB
		
	
	
	
		
			C
		
	
	
	
	
	
| /*
 | |
|  * Copyright 2016 Advanced Micro Devices, Inc.
 | |
|  *
 | |
|  * Permission is hereby granted, free of charge, to any person obtaining a
 | |
|  * copy of this software and associated documentation files (the "Software"),
 | |
|  * to deal in the Software without restriction, including without limitation
 | |
|  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 | |
|  * and/or sell copies of the Software, and to permit persons to whom the
 | |
|  * Software is furnished to do so, subject to the following conditions:
 | |
|  *
 | |
|  * The above copyright notice and this permission notice shall be included in
 | |
|  * all copies or substantial portions of the Software.
 | |
|  *
 | |
|  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 | |
|  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 | |
|  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 | |
|  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 | |
|  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 | |
|  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 | |
|  * OTHER DEALINGS IN THE SOFTWARE.
 | |
|  *
 | |
|  */
 | |
| 
 | |
| #ifndef __SOC15_COMMON_H__
 | |
| #define __SOC15_COMMON_H__
 | |
| 
 | |
| /* Register Access Macros */
 | |
| #define SOC15_REG_OFFSET(ip, inst, reg)	(adev->reg_offset[ip##_HWIP][inst][reg##_BASE_IDX] + reg)
 | |
| 
 | |
| #define WREG32_FIELD15(ip, idx, reg, field, val)	\
 | |
| 	WREG32(adev->reg_offset[ip##_HWIP][idx][mm##reg##_BASE_IDX] + mm##reg,	\
 | |
| 	(RREG32(adev->reg_offset[ip##_HWIP][idx][mm##reg##_BASE_IDX] + mm##reg)	\
 | |
| 	& ~REG_FIELD_MASK(reg, field)) | (val) << REG_FIELD_SHIFT(reg, field))
 | |
| 
 | |
| #define RREG32_SOC15(ip, inst, reg) \
 | |
| 	RREG32(adev->reg_offset[ip##_HWIP][inst][reg##_BASE_IDX] + reg)
 | |
| 
 | |
| #define RREG32_SOC15_OFFSET(ip, inst, reg, offset) \
 | |
| 	RREG32((adev->reg_offset[ip##_HWIP][inst][reg##_BASE_IDX] + reg) + offset)
 | |
| 
 | |
| #define WREG32_SOC15(ip, inst, reg, value) \
 | |
| 	WREG32((adev->reg_offset[ip##_HWIP][inst][reg##_BASE_IDX] + reg), value)
 | |
| 
 | |
| #define WREG32_SOC15_NO_KIQ(ip, inst, reg, value) \
 | |
| 	WREG32_NO_KIQ((adev->reg_offset[ip##_HWIP][inst][reg##_BASE_IDX] + reg), value)
 | |
| 
 | |
| #define WREG32_SOC15_OFFSET(ip, inst, reg, offset, value) \
 | |
| 	WREG32((adev->reg_offset[ip##_HWIP][inst][reg##_BASE_IDX] + reg) + offset, value)
 | |
| 
 | |
| #define SOC15_WAIT_ON_RREG(ip, inst, reg, expected_value, mask, ret) \
 | |
| 	do {							\
 | |
| 		uint32_t old_ = 0;	\
 | |
| 		uint32_t tmp_ = RREG32(adev->reg_offset[ip##_HWIP][inst][reg##_BASE_IDX] + reg); \
 | |
| 		uint32_t loop = adev->usec_timeout;		\
 | |
| 		ret = 0;					\
 | |
| 		while ((tmp_ & (mask)) != (expected_value)) {	\
 | |
| 			if (old_ != tmp_) {			\
 | |
| 				loop = adev->usec_timeout;	\
 | |
| 				old_ = tmp_;				\
 | |
| 			} else						\
 | |
| 				udelay(1);				\
 | |
| 			tmp_ = RREG32(adev->reg_offset[ip##_HWIP][inst][reg##_BASE_IDX] + reg); \
 | |
| 			loop--;					\
 | |
| 			if (!loop) {				\
 | |
| 				DRM_WARN("Register(%d) [%s] failed to reach value 0x%08x != 0x%08x\n", \
 | |
| 					  inst, #reg, (unsigned)expected_value, (unsigned)(tmp_ & (mask))); \
 | |
| 				ret = -ETIMEDOUT;		\
 | |
| 				break;				\
 | |
| 			}					\
 | |
| 		}						\
 | |
| 	} while (0)
 | |
| 
 | |
| #define WREG32_RLC(reg, value) \
 | |
| 	do {							\
 | |
| 		if (amdgpu_sriov_fullaccess(adev)) {    \
 | |
| 			uint32_t i = 0;	\
 | |
| 			uint32_t retries = 50000;	\
 | |
| 			uint32_t r0 = adev->reg_offset[GC_HWIP][0][mmSCRATCH_REG0_BASE_IDX] + mmSCRATCH_REG0;	\
 | |
| 			uint32_t r1 = adev->reg_offset[GC_HWIP][0][mmSCRATCH_REG1_BASE_IDX] + mmSCRATCH_REG1;	\
 | |
| 			uint32_t spare_int = adev->reg_offset[GC_HWIP][0][mmRLC_SPARE_INT_BASE_IDX] + mmRLC_SPARE_INT;	\
 | |
| 			WREG32(r0, value);	\
 | |
| 			WREG32(r1, (reg | 0x80000000));	\
 | |
| 			WREG32(spare_int, 0x1);	\
 | |
| 			for (i = 0; i < retries; i++) {	\
 | |
| 				u32 tmp = RREG32(r1);	\
 | |
| 				if (!(tmp & 0x80000000))	\
 | |
| 					break;	\
 | |
| 				udelay(10);	\
 | |
| 			}	\
 | |
| 			if (i >= retries)	\
 | |
| 				pr_err("timeout: rlcg program reg:0x%05x failed !\n", reg);	\
 | |
| 		} else {	\
 | |
| 			WREG32(reg, value); \
 | |
| 		}	\
 | |
| 	} while (0)
 | |
| 
 | |
| #define WREG32_SOC15_RLC_SHADOW(ip, inst, reg, value) \
 | |
| 	do {							\
 | |
| 		uint32_t target_reg = adev->reg_offset[ip##_HWIP][inst][reg##_BASE_IDX] + reg;\
 | |
| 		if (amdgpu_sriov_fullaccess(adev)) {    \
 | |
| 			uint32_t r2 = adev->reg_offset[GC_HWIP][0][mmSCRATCH_REG1_BASE_IDX] + mmSCRATCH_REG2;	\
 | |
| 			uint32_t r3 = adev->reg_offset[GC_HWIP][0][mmSCRATCH_REG1_BASE_IDX] + mmSCRATCH_REG3;	\
 | |
| 			uint32_t grbm_cntl = adev->reg_offset[GC_HWIP][0][mmGRBM_GFX_CNTL_BASE_IDX] + mmGRBM_GFX_CNTL;   \
 | |
| 			uint32_t grbm_idx = adev->reg_offset[GC_HWIP][0][mmGRBM_GFX_INDEX_BASE_IDX] + mmGRBM_GFX_INDEX;   \
 | |
| 			if (target_reg == grbm_cntl) \
 | |
| 				WREG32(r2, value);	\
 | |
| 			else if (target_reg == grbm_idx) \
 | |
| 				WREG32(r3, value);	\
 | |
| 			WREG32(target_reg, value);	\
 | |
| 		} else {	\
 | |
| 			WREG32(target_reg, value); \
 | |
| 		}	\
 | |
| 	} while (0)
 | |
| 
 | |
| #define WREG32_SOC15_RLC(ip, inst, reg, value) \
 | |
| 	do {							\
 | |
| 			uint32_t target_reg = adev->reg_offset[GC_HWIP][0][reg##_BASE_IDX] + reg;\
 | |
| 			WREG32_RLC(target_reg, value); \
 | |
| 	} while (0)
 | |
| 
 | |
| #define WREG32_FIELD15_RLC(ip, idx, reg, field, val)   \
 | |
|     WREG32_RLC((adev->reg_offset[ip##_HWIP][idx][mm##reg##_BASE_IDX] + mm##reg), \
 | |
|     (RREG32(adev->reg_offset[ip##_HWIP][idx][mm##reg##_BASE_IDX] + mm##reg) \
 | |
|     & ~REG_FIELD_MASK(reg, field)) | (val) << REG_FIELD_SHIFT(reg, field))
 | |
| 
 | |
| #define WREG32_SOC15_OFFSET_RLC(ip, inst, reg, offset, value) \
 | |
|     WREG32_RLC(((adev->reg_offset[ip##_HWIP][inst][reg##_BASE_IDX] + reg) + offset), value)
 | |
| 
 | |
| #endif
 |