mirror of
				git://git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git
				synced 2025-09-04 20:19:47 +08:00 
			
		
		
		
	 ccd51b9fc3
			
		
	
	
		ccd51b9fc3
		
			
		
	
	
	
	
		
			
			R5432_CP0_INTERRUPT_WAR is defined as 0 for every system we support, and so the workaround is never used. Remove the dead code. Signed-off-by: Paul Burton <paul.burton@mips.com> Cc: linux-mips@vger.kernel.org
		
			
				
	
	
		
			24 lines
		
	
	
		
			743 B
		
	
	
	
		
			C
		
	
	
	
	
	
			
		
		
	
	
			24 lines
		
	
	
		
			743 B
		
	
	
	
		
			C
		
	
	
	
	
	
| /*
 | |
|  * This file is subject to the terms and conditions of the GNU General Public
 | |
|  * License.  See the file "COPYING" in the main directory of this archive
 | |
|  * for more details.
 | |
|  *
 | |
|  * Copyright (C) 2002, 2004, 2007 by Ralf Baechle <ralf@linux-mips.org>
 | |
|  */
 | |
| #ifndef __ASM_MIPS_MACH_TX49XX_WAR_H
 | |
| #define __ASM_MIPS_MACH_TX49XX_WAR_H
 | |
| 
 | |
| #define R4600_V1_INDEX_ICACHEOP_WAR	0
 | |
| #define R4600_V1_HIT_CACHEOP_WAR	0
 | |
| #define R4600_V2_HIT_CACHEOP_WAR	0
 | |
| #define BCM1250_M3_WAR			0
 | |
| #define SIBYTE_1956_WAR			0
 | |
| #define MIPS4K_ICACHE_REFILL_WAR	0
 | |
| #define MIPS_CACHE_SYNC_WAR		0
 | |
| #define TX49XX_ICACHE_INDEX_INV_WAR	1
 | |
| #define ICACHE_REFILLS_WORKAROUND_WAR	0
 | |
| #define R10000_LLSC_WAR			0
 | |
| #define MIPS34K_MISSED_ITLB_WAR		0
 | |
| 
 | |
| #endif /* __ASM_MIPS_MACH_TX49XX_WAR_H */
 |