mirror of
				git://git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git
				synced 2025-09-04 20:19:47 +08:00 
			
		
		
		
	 011da162da
			
		
	
	
		011da162da
		
	
	
	
	
		
			
			The clk drivers use none of the symbols defined in <soc/imx/timer.h>. Signed-off-by: Uwe Kleine-König <u.kleine-koenig@pengutronix.de> Signed-off-by: Daniel Lezcano <daniel.lezcano@linaro.org> Link: https://lore.kernel.org/r/20230328100531.879485-2-u.kleine-koenig@pengutronix.de
		
			
				
	
	
		
			73 lines
		
	
	
		
			3.1 KiB
		
	
	
	
		
			C
		
	
	
	
	
	
			
		
		
	
	
			73 lines
		
	
	
		
			3.1 KiB
		
	
	
	
		
			C
		
	
	
	
	
	
| // SPDX-License-Identifier: GPL-2.0-only
 | |
| /*
 | |
|  *  Copyright (C) 2008 Sascha Hauer <s.hauer@pengutronix.de>, Pengutronix
 | |
|  */
 | |
| 
 | |
| #include <linux/clkdev.h>
 | |
| #include <linux/clk-provider.h>
 | |
| #include <linux/err.h>
 | |
| #include <linux/init.h>
 | |
| #include <linux/of.h>
 | |
| #include <linux/of_address.h>
 | |
| #include <dt-bindings/clock/imx1-clock.h>
 | |
| #include <asm/irq.h>
 | |
| 
 | |
| #include "clk.h"
 | |
| 
 | |
| #define MX1_CCM_BASE_ADDR	0x0021b000
 | |
| #define MX1_TIM1_BASE_ADDR	0x00220000
 | |
| #define MX1_TIM1_INT		(NR_IRQS_LEGACY + 59)
 | |
| 
 | |
| static const char *prem_sel_clks[] = { "clk32_premult", "clk16m", };
 | |
| static const char *clko_sel_clks[] = { "per1", "hclk", "clk48m", "clk16m",
 | |
| 				       "prem", "fclk", };
 | |
| 
 | |
| static struct clk *clk[IMX1_CLK_MAX];
 | |
| static struct clk_onecell_data clk_data;
 | |
| 
 | |
| static void __iomem *ccm __initdata;
 | |
| #define CCM_CSCR	(ccm + 0x0000)
 | |
| #define CCM_MPCTL0	(ccm + 0x0004)
 | |
| #define CCM_SPCTL0	(ccm + 0x000c)
 | |
| #define CCM_PCDR	(ccm + 0x0020)
 | |
| #define SCM_GCCR	(ccm + 0x0810)
 | |
| 
 | |
| static void __init mx1_clocks_init_dt(struct device_node *np)
 | |
| {
 | |
| 	ccm = of_iomap(np, 0);
 | |
| 	BUG_ON(!ccm);
 | |
| 
 | |
| 	clk[IMX1_CLK_DUMMY] = imx_clk_fixed("dummy", 0);
 | |
| 	clk[IMX1_CLK_CLK32] = imx_obtain_fixed_clock("clk32", 32768);
 | |
| 	clk[IMX1_CLK_CLK16M_EXT] = imx_clk_fixed("clk16m_ext", 16000000);
 | |
| 	clk[IMX1_CLK_CLK16M] = imx_clk_gate("clk16m", "clk16m_ext", CCM_CSCR, 17);
 | |
| 	clk[IMX1_CLK_CLK32_PREMULT] = imx_clk_fixed_factor("clk32_premult", "clk32", 512, 1);
 | |
| 	clk[IMX1_CLK_PREM] = imx_clk_mux("prem", CCM_CSCR, 16, 1, prem_sel_clks, ARRAY_SIZE(prem_sel_clks));
 | |
| 	clk[IMX1_CLK_MPLL] = imx_clk_pllv1(IMX_PLLV1_IMX1, "mpll", "clk32_premult", CCM_MPCTL0);
 | |
| 	clk[IMX1_CLK_MPLL_GATE] = imx_clk_gate("mpll_gate", "mpll", CCM_CSCR, 0);
 | |
| 	clk[IMX1_CLK_SPLL] = imx_clk_pllv1(IMX_PLLV1_IMX1, "spll", "prem", CCM_SPCTL0);
 | |
| 	clk[IMX1_CLK_SPLL_GATE] = imx_clk_gate("spll_gate", "spll", CCM_CSCR, 1);
 | |
| 	clk[IMX1_CLK_MCU] = imx_clk_divider("mcu", "clk32_premult", CCM_CSCR, 15, 1);
 | |
| 	clk[IMX1_CLK_FCLK] = imx_clk_divider("fclk", "mpll_gate", CCM_CSCR, 15, 1);
 | |
| 	clk[IMX1_CLK_HCLK] = imx_clk_divider("hclk", "spll_gate", CCM_CSCR, 10, 4);
 | |
| 	clk[IMX1_CLK_CLK48M] = imx_clk_divider("clk48m", "spll_gate", CCM_CSCR, 26, 3);
 | |
| 	clk[IMX1_CLK_PER1] = imx_clk_divider("per1", "spll_gate", CCM_PCDR, 0, 4);
 | |
| 	clk[IMX1_CLK_PER2] = imx_clk_divider("per2", "spll_gate", CCM_PCDR, 4, 4);
 | |
| 	clk[IMX1_CLK_PER3] = imx_clk_divider("per3", "spll_gate", CCM_PCDR, 16, 7);
 | |
| 	clk[IMX1_CLK_CLKO] = imx_clk_mux("clko", CCM_CSCR, 29, 3, clko_sel_clks, ARRAY_SIZE(clko_sel_clks));
 | |
| 	clk[IMX1_CLK_UART3_GATE] = imx_clk_gate("uart3_gate", "hclk", SCM_GCCR, 6);
 | |
| 	clk[IMX1_CLK_SSI2_GATE] = imx_clk_gate("ssi2_gate", "hclk", SCM_GCCR, 5);
 | |
| 	clk[IMX1_CLK_BROM_GATE] = imx_clk_gate("brom_gate", "hclk", SCM_GCCR, 4);
 | |
| 	clk[IMX1_CLK_DMA_GATE] = imx_clk_gate("dma_gate", "hclk", SCM_GCCR, 3);
 | |
| 	clk[IMX1_CLK_CSI_GATE] = imx_clk_gate("csi_gate", "hclk", SCM_GCCR, 2);
 | |
| 	clk[IMX1_CLK_MMA_GATE] = imx_clk_gate("mma_gate", "hclk", SCM_GCCR, 1);
 | |
| 	clk[IMX1_CLK_USBD_GATE] = imx_clk_gate("usbd_gate", "clk48m", SCM_GCCR, 0);
 | |
| 
 | |
| 	imx_check_clocks(clk, ARRAY_SIZE(clk));
 | |
| 
 | |
| 	clk_data.clks = clk;
 | |
| 	clk_data.clk_num = ARRAY_SIZE(clk);
 | |
| 	of_clk_add_provider(np, of_clk_src_onecell_get, &clk_data);
 | |
| }
 | |
| CLK_OF_DECLARE(imx1_ccm, "fsl,imx1-ccm", mx1_clocks_init_dt);
 |