mirror of
git://git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git
synced 2025-09-04 20:19:47 +08:00
drm/i915: remove transcoder PLL mashing from mode_set per specs
Belongs in PCH enable instead. The duplication is worrying and the specs explicitly list transcoder select *after* actual PLL enable, which doesn't occur until later. Signed-off-by: Jesse Barnes <jbarnes@virtuousgeek.org> Tested-By: Eugeni Dodonov <eugeni.dodonov@intel.com> Reviewed-By: Eugeni Dodonov <eugeni.dodonov@intel.com> Signed-off-by: Keith Packard <keithp@keithp.com>
This commit is contained in:
parent
4c9c18c293
commit
a487928908
@ -5620,31 +5620,6 @@ static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
|
|||||||
}
|
}
|
||||||
}
|
}
|
||||||
|
|
||||||
/* enable transcoder DPLL */
|
|
||||||
if (HAS_PCH_CPT(dev)) {
|
|
||||||
u32 transc_sel = intel_crtc->use_pll_a ? TRANSC_DPLLA_SEL :
|
|
||||||
TRANSC_DPLLB_SEL;
|
|
||||||
temp = I915_READ(PCH_DPLL_SEL);
|
|
||||||
switch (pipe) {
|
|
||||||
case 0:
|
|
||||||
temp |= TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL;
|
|
||||||
break;
|
|
||||||
case 1:
|
|
||||||
temp |= TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL;
|
|
||||||
break;
|
|
||||||
case 2:
|
|
||||||
temp &= ~(TRANSC_DPLLB_SEL);
|
|
||||||
temp |= TRANSC_DPLL_ENABLE | transc_sel;
|
|
||||||
break;
|
|
||||||
default:
|
|
||||||
BUG();
|
|
||||||
}
|
|
||||||
I915_WRITE(PCH_DPLL_SEL, temp);
|
|
||||||
|
|
||||||
POSTING_READ(PCH_DPLL_SEL);
|
|
||||||
udelay(150);
|
|
||||||
}
|
|
||||||
|
|
||||||
/* The LVDS pin pair needs to be on before the DPLLs are enabled.
|
/* The LVDS pin pair needs to be on before the DPLLs are enabled.
|
||||||
* This is an exception to the general rule that mode_set doesn't turn
|
* This is an exception to the general rule that mode_set doesn't turn
|
||||||
* things on.
|
* things on.
|
||||||
|
Loading…
Reference in New Issue
Block a user